## Chapter 14

Memory Systems

# Specifying the load point

Assuming the executable version of the program in Figure 14.1 is in the file fig1401.mac, we can run it with

sim fig1401

in which case it is loaded into memory starting at location 0. Alternatively, we can run it with

sim /p400 fig1401

As a program executes, addresses propagate.

In the program on the next slide, y initially does not contain an address but gets one when the second instruction is executed.

| FIGURE 14.1 | LOC     | OBJ   | SOURCE    |                                               |
|-------------|---------|-------|-----------|-----------------------------------------------|
|             | hex*dec | · .   |           |                                               |
|             |         |       |           |                                               |
|             | 0 *0    | 800C  | · · ·     | <pre>ldc x ; ac now contains an address</pre> |
|             | 1 *1    | 100D  | , ,       | st y ; y now contains an address              |
|             | 2 *2    | F100  |           | ldi ; get what ac is pointing to              |
|             | 3 *3    | FFFD  | •         | dout ; display it                             |
|             | 4 *4    | 800A  |           | ldc '\n'                                      |
| ,           | 5 *5    | FFFB  |           | aout                                          |
|             | 6 *6    | 000D  |           | ld y ; get address in y                       |
|             | 7 *7    | F100  |           | ldi ; get what y is pointing to               |
|             | 8 *8    | FFFD  | · .       | dout ; display it                             |
|             | 9 *9    | 800A  |           | ldc '\n'                                      |
|             | A *10   | FFFB  |           | aout                                          |
|             | в *11   | FFFF  |           | halt                                          |
|             | C *12   | 0005  | <b>x:</b> | dw 5                                          |
|             | D *13   | 000A  | у:        | đw 0                                          |
| ٠.,         | E *14   | ===== |           | == end of program =============               |
|             |         |       |           |                                               |

# The R entries do not tell you where all the addresses are once a program has started to execute.

| FIGURE 14.2 | Туре    | Address | Symbol |  |  |  |
|-------------|---------|---------|--------|--|--|--|
|             | R       | 0000    | •      |  |  |  |
|             | R       | 0001    |        |  |  |  |
|             | R       | 0006    |        |  |  |  |
|             | ${f T}$ | •       |        |  |  |  |

To move a program in memory requires that all its addresses be adjusted according to the load point. But once a program starts executing, you don't know where all the addresses are.

Conclusion: you can't move a program once it starts executing.

Why move a program?

Answer: to compact programs in a multiprogramming system.

## Multiprogramming system

FIGURE 14.3

Main Memory

**Operating System** Program 1 Program 2 Program 3 Program 4

If programs 1 and 3 terminate, two memory fragments are created. By compacting, a big enough free block is realized so that a large new program can be loaded.

FIGURE 14.4

Main Memory

Operating System

///////////
Fragment
////////

Program 2

//////////
Fragment
//////
Fragment
////////
Program 4

Program 5

#### FIGURE 14.5

**Main Memory** 



Program 5

A program can, in fact, be moved in memory after it has started executing if the computer has a relocation register. The value in the relocation register is added to all addresses going from the CPU to main memory. If a program is loaded into location 400, the relocation register is also loaded with 400. Thus, address 0 maps to main memory location 400.

Load Point Memory System Black Box FIGURE 14.6 CPU **Relocation Register** Main Memory 400 Logical Address Physical Address Adder Contents

#### SPI ACAMIANI DECICTED

With a relocation register, a program loaded into location 400 acts as if it were at location 0. If the program is then moved to, let's say, location 600, the relocation register is loaded with 600. Thus, the program continues to act as if it were at location 0.

On a system with a relocation register, programs are loaded in exactly as is, regardless of the load point. Addresses are not adjusted.

# What happens if this program is moved from location 0 to 400 during execution?

| FIGURE 14.7 | LO   | C     | OBJ   | •     | SOUR | CE              | •    |       |      |      |     |      |           |       |       |
|-------------|------|-------|-------|-------|------|-----------------|------|-------|------|------|-----|------|-----------|-------|-------|
|             | hex* | dec   |       |       |      |                 |      |       |      |      |     |      |           |       |       |
|             | 0    | *0    | 0004  |       | ld , | X               |      |       |      |      |     |      | ٠.        |       |       |
|             | 1    | *1    | 2005  |       | add  | У               |      |       |      |      |     | •    |           |       |       |
|             | 2    | *2    | 1006  |       | st   | Z               |      | •     |      |      |     |      |           |       |       |
|             | 3    | *3    | FFFF  |       | halt |                 |      |       |      | •    |     |      |           |       |       |
|             | 4    | *4    | 0002  | X ·   | dw   | 2               |      |       |      | •    |     |      |           |       |       |
|             | 5    | *5    | 0003  | у:    | dw   | 3               |      | ÷     |      |      |     |      |           |       |       |
|             | 6    | *6    | 00,00 | z:    | dw   | 0               |      |       |      |      |     |      |           |       |       |
|             | 7    | *7 == |       | ===== | :    | == <del>(</del> | nd ( | of fi | ig14 | 07.r | nas | ==== | _ = = = = | ===== | :==== |

# Simple Paging

A program is viewed as consisting of fixed-length *pages*. Main memory is viewed as consisting of fixed-length *frames*, each the same size as one page.

#### FIGURE 14.8

#### **User Program**



#### **FIGURE 14.11**

#### Main Memory



When a page is loaded into memory, it can go into any available frame.



The DAT (dynamic address translation) unit translates logical addresses to physical addresses in a paging system.

During address translation, the DAT unit uses a page table (which is in main memory) which indicates the frame location of each page.

#### **FIGURE 14.13**

Page Table

| Page<br>Number | Frame<br>Number |  |  |  |  |
|----------------|-----------------|--|--|--|--|
| 0              | 4               |  |  |  |  |
| 1              | <b>6</b>        |  |  |  |  |
| 2              | 2               |  |  |  |  |
| 3              | . 5             |  |  |  |  |

#### **FIGURE 14.14**

Memory System Black Box



#### **FIGURE 14.15**

Use left hex digit as index into page table



#### **FIGURE 14.16**

Use left hex digit as index into page table



Dynamic address translation requires two memory accesses (one for a page table entry; the second for the memory operand desired).

This is **BAD**. It slows down the execution rate by almost a factor of 2.

To make paging faster, put a portion of the page table in fast storage inside the DAT unit. We call this fast storage the translation lookaside buffer (TLB).



The page table in memory is accessed only if the TLB in the DAT unit does not have the desired information.

To minimize the time for address translation, the TLB has to be very fast. It is implemented with a special type of memory called associative memory.



Provided with a page number, associative memory returns the page's frame number. You give associative memory the content of part of one of its slots (a page number), and it returns the content in the other part of the same slot (a frame number). Because the input to associative memory is contents (rather than an address), associative memory is also called content-addressable memory. Associative memory performs the search for the desired frame number in parallel.

If the desired page table entry is not in the TLB, the DAT unit has to get it from the page table in memory. It then updates the TLB with the page/frame information obtained from the page table so future accesses to the same page do not need to access the page table in memory.

Address translation by the DAT unit is a hardware mechanism. If it were a software mechanism, it would be too slow.

#### Interrupts

What a computer does during an interrupt (Note: H1 does not have an interrupt mechanism)

- 1. It saves the most critical parts of the execution state (typically the contents of the pc and flags registers).
- 2. It changes the CPU mode from *user mode* to *supervisor mode*. Whenever a user program runs, the CPU has to be in the user mode; whenever the operating system runs, the CPU has to be in the supervisor mode. (We will learn more about these two modes in Section 14.7.7.)
- 3. It causes a jump to an *interrupt handler* (a machine code routine usually in the operating system).

An *interrupt vector* in low main memory has pointers to all the interrupt handlers.

Main Memory



ldc 5
push
pop
aloc 1

Will sp point to 5 after this sequence, assuming H1 had an interrupt mechanism?

Answer: Not necessarily. If an interrupt occurs between the pop and the aloc, it will store state information over the 5.

See the next slide.

# sp before and during an interrupt



### Demand paging

Pages are loaded into main memory on an as-needed basis. The page table must indicate which pages are in memory.

### Valid = 1 means page is in memory

| FIGURE 14.22 | Page<br>Number | Frame Number |
|--------------|----------------|--------------|
|              |                |              |

| er | Frame Number | Valid Bit |
|----|--------------|-----------|
|    | . 0          | 0         |
|    | 0            | 0         |
|    | 2            | 1         |
|    | 5            | 1         |

# Page replacement policy

- Needed when no frame is available
- LRU good but not practical
- NRU good and practical
- FIFO often replaces "main" function

# What is the optimal page size?

# Only two page faults for 100,000 iterations—small is good



# 200,000 page faults—big is bad



But if in the two previous cases, execution was top to bottom, then small is bad and big is good.

Big page size means last page has larger unused area, on the average. This waste is called page fragmentation. So big is bad.

# Small pages require big page tables. So small is bad.

It is hard to predict which page size is the best. Models of complex mechanisms (such as program execution in a demand paging system) are often poor predictors of performance.

A privileged instruction is an instruction that can be executed only when the computer is in supervisor mode.

When the OS executes, the computer should be in supervisor mode. When a user program executes, the computer should be in user mode (so it cannot harm other users' programs or the OS).

When transferring control to the OS, a user program cannot use a jump instruction (because a jump instruction does not change the computer to supervisor mode).

A supervisor call instruction is a special instruction that transfers control to the OS and switches to supervisor mode.

Memory protection can be implemented easily in a paging system. If a memory reference uses a page number greater than or equal to the number in the number of pages register (nopr), then the memory reference is illegal, in which case the memory system generates an interrupt that flushes the user program.



#### Cache memory

- Extra fast memory that speeds up memory accesses, on the average.
- Cost-effective technique for increasing the speed of memory accesses.
- Uses the desktop/bookcase concept: you keep your most frequently used books on your desk (the cache memory). The rest are in the bookcase (main memory).
- Cache is organized into fixed-length blocks, called *lines*.

A *hit* occurs when the item desired from main memory is in the cache. A *miss* occurs when the desired item is not in the cache.

### Replacement policies

- Affects the hit ratio (hits divided by the sum of hits and misses).
- LRU is hard to implement.
- Random is easy to implement and works well.
- FIFO not as good and LRU or random.

write hit: a write to a memory block which is also in the cache.

write miss: a write to a memory block which is not in the cache.

### Write policies

- Write-through policy: both cache line and main memory are updated on a write hit.
- Write-back policy: only the cache is updated. Memory updated when new line is loaded into the cache.
- Write-no-allocate: on a write miss, a write to only main memory occurs.
- Write-allocate: on a write miss, a write to both cache and main memory occurs.

### Cache consists of lines

**FIGURE 14.25** 

a)







# 8 leftmost bits of an address are the block number (also the tag).

b)



# With associative mapping, a block can go into any line.



With *direct mapping*, every block has only one line into which it can be loaded.

#### **Direct Mapping**



b)



Set-associative mapping is a compromise between direct mapping and associative mapping.

